武继刚

+

Personal Information

Supervisor of Master's Candidates

Supervisor of Doctorate Candidates

  • Date of Birth:

    1963-04-01
  • Date of Employment:

    2015-03-31
  • School/Department:

    计算机学院
  • Gender:

    Male
  • Contact Information:

    asjgwucn@outlook.com
  • Professional Title:

    教授
  • Status:

    On-the-job
  • Teacher College:

    School of Computer Science
  • Honors and Titles:

  • 2018-09-01elected:

    2018年度被评为"研究生最喜爱导师"
  • Paper Publications

    Current position: Home > Scientific Research > Paper Publications

    Preprocessing and Partial Re-Routing Techniques for Accelerating Reconfiguration of Degradable VLSI Arrays

    • Release time:2020-09-16
    • Hits:
    • Journal:  

      IEEE Transactions on Very Large Scale Integration Systems
    • Key Words:  

      Acceleration,Degradation,Very large scale integration,Logic arrays,Switches,Routing,Fault tolerance,Fault tolerant systems,Redundancy,Heuristic algorithms
    • Abstract:  

      This paper presents novel techniques to accelerate the reconfiguration of degradable very large scale integration arrays. A preprocessing step is used to derive the upper and lower size bounds of the maximum logical array (MLA) such that only those subarrays that possibly contain the MLA are reconfigured, thereby reducing the reconfiguration time and also obtaining a same-sized logical array. In addition, the partial rerouting approach is generalized so that as many as possible previous routing results can be reused in the current rerouting step. The reconfiguration time is reduced from O ((1-¿)·ß· m · n ) to its lower bound O ((1-¿)· m · n ) for m × n host arrays with small fault density ¿, where ß is the expected routing length required per logical column.
    • Indexed by:  

      Journal paper
    • Document Type:  

      J
    • Volume:  

      18
    • Issue:  

      2
    • Page Number:  

      315-319
    • Translation or Not:  

      no
    • Date of Publication:  

      2012-02-01